# Dispersion Free Doped and Undoped AlGaN/GaN HEMTs on Sapphire and SiC Substrates

M.C.J.C.M. Krämer, R.C.P. Hoskens, B. Jacobs<sup>1</sup>, J.J.M. Kwaspen, E.M. Suijker<sup>2</sup>, A.P. de Hek<sup>2</sup>, F. Karouta, L.M.F. Kaufmann

Technische Universiteit Eindhoven, Department of Electrical Engineering, Inter-University Research Institute COBRA Opto-Electronic Devices Group, EH 8.16, P.O. Box 513, 5600 MB Eindhoven, The Netherlands Phone: +31 (0)40 247 5116, Fax: +31 (0)40 244 8375, E-mail: m.c.j.c.m.kramer@tue.nl

<sup>1</sup> is now with Philips Semiconductors, Gerstweg 2, 6534 AE Nijmegen, The Netherlands

<sup>2</sup> TNO Physics and Electronics Laboratory, P.O. Box 96864, 2509 JG The Hague, The Netherlands

Abstract — We present dispersion free pulsed current voltage (I-V) and radio frequency (RF) power results of undoped and doped AlGaN/GaN HEMTs on sapphire and SiC substrates. The most significant processing step leading to these results is the application of a reactive ion etching (RIE) argon (Ar) plasma (10sccm, 40mTorr, 20W, t=30s, DC bias = -167V, 20°C) to the AlGaN surface before annealing of the ohmic contacts and surface passivation with plasma enhanced chemical vapor deposition (PECVD) silicon nitride (SiN<sub>x</sub>). In addition, this process strongly improves the uniformity of RF device performance and is independent of the material source.

#### I. INTRODUCTION

Over the past few years radio frequency (RF) power results for AlGaN/GaN HEMTs on both sapphire and SiC substrates improved significantly. State of the art RF power densities for conventional gate devices on these substrates are 6-7W/mm [1] and 10-12W/mm [2], respectively. Devices with gate extensions or field plates have shown a tremendous increase in power densities up to 12W/mm on sapphire substrates [3] and 30W/mm on SiC substrates [4].

In practice, the maximum RF output power of AlGaN/GaN HEMTs can be significantly less than what may be expected from the static current voltage (I-V) curves and the chosen operating point. This discrepancy, generally indicated as DC-to-RF dispersion or gate lag, is due to drain current collapse during RF power operation which itself is caused by trapping of two-dimensional electron gas (2DEG) electrons in the gate drain access region at the AlGaN surface [5]. The most commonly used method to eliminate gate lag is passivation of the AlGaN surface using silicon nitride (SiN<sub>x</sub>) [6].

We have observed that passivation with only  $SiN_x$ indeed leads to increased current recovery and good uniformity of the DC characteristics. However, the uniformity of RF device performance, even on samples as small as  $10 \times 10 \text{mm}^2$ , can be very poor and hence severely limit process yield. Although GaN is well known to withstand harsh environmental conditions we have found that gate lag is very sensitive to surface treatments and its reduction is strongly related to proper device processing. Dispersion free pulsed I-V and RF power results of undoped and doped AlGaN/GaN HEMTs on sapphire and SiC substrates will be presented. In addition, the uniformity of RF device performance has strongly been improved and the results are independent of the material source. We will show that the key processing step has been the application of a reactive ion etching (RIE) argon (Ar) plasma (10sccm, 40mTorr, 20W, t=30s, DC bias = -167V, 20°C) to the AlGaN surface before rapid thermal annealing (RTA) of the ohmic contacts and SiN<sub>x</sub> surface passivation.

## II. MATERIAL AND DEVICE LAYOUT

For this work we used comparable undoped AlGaN/GaN heterostructures on sapphire substrates from RF Nitro and QinetiQ. The doped HEMT structures on semi-insulating SiC substrates have been grown by the Fraunhofer Institute for Applied Solid-State Physics (IAF). All epitaxial material was grown by metal organic chemical vapor deposition (MOCVD). We have investigated devices with a total gate periphery (Wg) of  $2 \times 40 \mu m$  using either optically defined gates with a gate length ( $L_g$ ) of 2µm or electron beam written gates with  $L_g$ = 400nm. The former are referred to as "fat" gate devices, the latter are referred to as "submicron" gate devices. Fat gate devices have a drain-source spacing  $(L_{ds})$  of 10µm and the gate is placed in the middle of this region. The gate-source (Lgs) and gate-drain (Lgd) spacings in the submicron devices are 1µm and 2µm, respectively. All gates are arranged in a U-shape configuration. Fig. 1 shows the layout of a fat gate device.

## III. PROCESS TECHNOLOGY

The application of surface treatments to the AlGaN barrier layer prior to  $SiN_x$  passivation is based on the hypothesis that contaminants, processing remnants or crystal irregularities residing at the AlGaN-SiN<sub>x</sub> interface prevent effective and reproducible gate lag reduction, which leads to poor uniformity of RF device performance even on samples as small as  $10 \times 10 \text{mm}^2$ . We assumed that cleaning and reorganization of the AlGaN surface

prior to  $SiN_x$  passivation would strongly improve reproducible gate lag minimization. We have investigated the influence



Fig. 1. Layout of a fat gate device. Total gate width  $(W_g)$  is  $2 \times 40 \mu m$ , gate length  $(L_g)$  is  $2 \mu m$  and source-drain spacing  $(L_{ds})$  is  $10 \mu m$ .

of buffered hydrofluoric acid (BHF) and RIE Ar plasma (10sccm, 40mTorr, 20W, t=30s, DC bias = -167V, 20°C) in combination with SiN<sub>x</sub> passivation on the amount of gate lag and the uniformity of RF device performance. The BHF dip (t=60s) was performed at the start of the HEMT processing whereas the Ar plasma was applied just before the RTA step (800°C, 2 minutes) of our optimized Ti/Al/Ni/Au ohmic contacts [7]. The RTA step is carried out at 800°C to avoid degradation of the crystallinity of the AlGaN material [8]. Annealing for 2 minutes still yields good ohmic contacts ( $R_c = 0.3\Omega$ mm) and enables reorganization of the AlGaN surface.

To make a good comparison between the four possible surface treatments and to exclude sample to sample spread we have combined them on the same sample with a typical size of  $10 \times 10$ mm<sup>2</sup>. On all processed samples, we have fabricated four identical transistor modules consisting of 91 HEMTs each. Module 1 did not get any surface treatment prior to passivation with 100nm PECVD SiN<sub>x</sub> (250°C, refractive index at 632nm of 1.994) and served as a reference. Module 2 was only dipped in BHF. Module 3 was only exposed to the Ar plasma and module 4 got both these treatments before SiN<sub>x</sub> passivation.

## IV. RESULTS

To examine the amount of gate lag in our devices, we have built a measurement setup to perform on-wafer pulsed I-V measurements. This setup consists of a HP214B voltage pulse generator, DC bias sources and a HP54120A digitizing oscilloscope. The starting point for the pulsed I-V measurement was to bias the device in the saturation region and just below pinch-off. The values used for the drain-source (V<sub>ds</sub>) and gate-source (V<sub>gs</sub>) voltages were 10V and -6V, respectively. Voltage pulses of 100ns in width (9ns rise time, 0.2% duty cycle) were used to drive V<sub>gs</sub> from -6V (just below pinch-off) to 0V (open channel). The value of the drain current in

response to the applied pulses to the gate  $(I_{ds,p})$  was determined 15ns from the leading edge. Fig. 2 shows the pulse shape of the drain current in response to a gate pulse for passivated undoped fat gate devices on sapphire substrates that severely suffer from gate lag. Fig. 3 shows the drain current pulse response for a similar dispersion free device.



Fig. 2. Pulse shape of drain current in response to a gate pulse for passivated undoped fat gate devices on sapphire substrates showing strong gate lag.



Fig. 3. Drain current pulse response for dispersion free passivated undoped fat gate devices on sapphire substrates.

We have defined the amount of gate lag as the ratio between  $I_{ds,p}$  and the DC drain current at  $V_{gs} = 0V$  ( $I_{dss}$ ). Fig. 4 shows typical gate lag behavior of the fat gate devices on RF Nitro and QinetiQ material from the four differently treated modules before and after passivation with 100nm SiN<sub>x</sub>. The clear bars represent average values for  $I_{dss}$  (gray) and  $I_{ds,p}$  (white) before SiN<sub>x</sub> passivation. The corresponding dashed bars represent average values of these quantities after passivation. The error bars indicate the standard deviation of the measured values. In each module 15 transistors have been measured. The relatively moderate values for  $I_{dss}$  are mainly caused by the dimensions of the fat gate devices, which give rise to considerable parasitic source and drain resistances.



Fig. 4. Pulsed I-V results of undoped fat gate HEMTs on sapphire substrates fabricated using different surface treatments (module 1: reference; module 2: BHF; module 3: Ar; module 4: BHF & Ar). The clear bars represent average values for  $I_{dssp}$  (gray) and  $I_{ds,p}$  (white) before  $SiN_x$  passivation. The corresponding dashed bars represent average values of these quantities after passivation. The error bars indicate the standard deviation of the measured values.

Fig. 4 clearly indicates that the devices from all modules show a very large amount of gate lag before passivation. This is especially true for the modules that have not been treated with the Ar plasma (modules 1 and 2, respectively). After  $SiN_x$  passivation, the amount of gate lag in devices from modules 1 and 2 has been decreased significantly but it still is unacceptably large. This is in sharp contrast with devices from the modules that have been treated with the Ar plasma (modules 3 and 4, respectively) because in that case gate lag has completely vanished. It should be noted that the strong reduction of self-heating under pulsed measurement conditions causes Ids,p to be higher than the corresponding Idss. When looking at the error bars it should also be noted that the Ar plasma has significantly improved the uniformity of the pulsed I-V results after passivation. The observed increase in the values for Idss and I<sub>ds,p</sub> after passivation is in accordance with literature [6]. Although the combination of the BHF dip and the Ar plasma treatment (module 4) in combination with the  $SiN_x$  passivation gave the best result it has to be concluded that the Ar plasma is the key processing step leading to the strongly minimized gat lag and the significantly improved uniformity of the results.

Fig. 5 shows the static I-V curves of passivated undoped submicron gate devices on sapphire substrates that have been processed using the BHF and Ar plasma treatments. Based on these curves the expected maximum output power density in class A operation would be:

$$P_{out} = 1/4 \times (V_{ds} - V_k) \times I_{dss} = 1/4 \times (26-7) \times 0.7 = 3.3 W/mm$$
 (1)

where  $V_k$  is the knee-voltage.

Fig. 6 shows active load-pull measurement results at 4GHz of these passivated submicron gate devices using  $V_{ds} = 26V$  and  $V_{gs} = -6V$  as bias conditions. These RF power results confirm the absence of gate lag as had been indicated by the pulsed I-V results because the maximum output power density of 3.3W/mm is in excellent agreement with the value based on the static I-V curves. It has to be noted that this value for the output power density is thermally limited. The maximum power dissipation for these devices was 350mW.



Fig. 5. Static I-V curves of passivated undoped AlGaN/GaN submicron gate devices on sapphire substrates that have been processed using the BHF and Ar plasma treatments.



Fig. 6. Active load-pull data at f=4GHz of passivated undoped AlGaN/GaN submicron gate devices on sapphire substrates that have been processed using the BHF and Ar plasma treatments. Bias conditions:  $V_{ds} = 26V$ ,  $V_{gs} = -6V$ . The maximum output power density corresponds to 3.3W/mm.

As a next step, we have directly transferred the transistor process, which has been developed on the undoped HEMT structures on sapphire, to doped AlGaN/GaN structures on SiC substrates from IAF. The previously described fat gate HEMT layout and processing approach have been used. Fig. 7 shows the pulsed I-V results for these doped structures before and after SiN<sub>x</sub> passivation. Again, the clear bars represent

average values for  $I_{dss}$  (gray) and  $I_{ds,p}$  (white) before  $SiN_x$  passivation. The corresponding dashed bars represent average values of these quantities after passivation and the error bars indicate the standard deviation of the measured values.



Fig. 7. Pulsed I-V results of doped fat gate devices on SiC substrates fabricated using different surface treatments (module 1: reference; module 2: BHF; module 3: Ar; module 4: BHF & Ar). The clear bars represent average values for  $I_{dss}$  (gray) and  $I_{ds,p}$  (white) before SiN<sub>x</sub> passivation. The corresponding dashed bars represent average values of these quantities after passivation. The error bars indicate the standard deviation of the measured values.

Figure 7 clearly shows that the general dispersion behavior of the doped structures on SiC substrates is similar to that of the undoped structures on sapphire substrates. Although the process needs some fine-tuning to achieve the full potential of these structures, the modules that have been exposed to the Ar plasma (modules 3 and 4) again show excellent gate lag minimization.

### VI. CONCLUSIONS

The presented pulsed I-V and RF power results of undoped and doped AlGaN/GaN HEMTs on sapphire and SiC substrates have shown strongly minimized gate lag and significantly improved uniformity of RF device performance. These results are of significant importance to the enhancement of process yield especially in the case of large periphery RF power devices. We have shown that the key processing step was the application of the RIE Ar plasma to the AlGaN surface before annealing of the ohmic contacts and  $SiN_x$  surface passivation. In addition, this process is independent of the material source.

#### **ACKNOWLEDGEMENTS**

The authors wish to thank T. Martin from QinetiQ and R. Quay from the Fraunhofer Institute for Applied Solid-State Physics (IAF) for the excellent epitaxial structures.

Furthermore, the authors thank the Dutch Technology Foundation STW (NAF 5040) and TNO Physics and Electronics Laboratory for their financial support of this research.

#### REFERENCES

- Y.-F. Wu, D. Kapolnek, J.P. Ibbetson, P. Parikh, B.P. Keller, U.K. Mishra: "Very-high power density AlGaN/GaN HEMTs", *IEEE Trans. Electron Devices*, 2001, Vol. 48, No. 3, pp.586-590
- [2] J.R. Shealy, V. Kaper, V. Tilak, T. Prunty, J.A. Smart, B. Green, L.F. Eastman: "An AlGaN/GaN high-electronmobility transistor with an AlN sub-buffer layer", *J. Phys.*, *Condens. Matter*, 2002, Vol. 14, pp. 3499-3509
- [3] A. Chini, D. Buttari, R. Coffie, S. Heikman, S. Keller, U.K. Mishra: "12W/mm power density AlGaN/GaN HEMTs on sapphire substrates", *Electronics Letters*, 2004, Vol. 40, No. 1, pp.73-73
- [4] Y.-F. Wu, A. Saxler, M. Moore, R.P. Smith, S. Sheppard, P.M. Chavarkar, T. Wisleder, U.K. Mishra, P. Parikh: "30-W/mm GaN HEMTs by field plate optimization", *IEEE Electron Device Letters*, 2004, Vol. 25, No. 3, pp.117-119
- [5] R. Vetury, N.Q. Zhang, S. Keller, U.K. Mishra: "The impact of surface states on the DC and RF characteristics of AlGaN/GaN HFETs", *IEEE Trans. Electron Devices*, 2001, Vol. 48, No. 3, pp.560-566
- [6] B. Green, K.K. Chu, E.M. Chumbes, J.A. Smart, J.R. Shealy, L.F. Eastman: "The effect of surface passivation on the microwave characteristics of undoped AlGaN/GaN HEMTs", *IEEE Electron Device Letters*, 2000, Vol. 21, No. 6, pp.268-270
- [7] B. Jacobs, M.C.J.C.M. Krämer, E.J. Geluk, F. Karouta: "Optimisation of the Ti/Al/Ni/Au ohmic contact on AlGaN/GaN FET structures", *Journal of Crystal Growth*, 2002, Vol. 241, pp.15-18
- [8] C.F. Zhu, W.K. Fong, B.H. Leung, C.C. Cheng, C. Surya: "Effects of rapid thermal annealing on the structural properties of GaN thin films", *IEEE Trans. Electron Devices*, 2001, Vol. 48, No. 6, pp.1225-1230